

# Design and Implementation of an RTL FIFO Queue with Push/Pop Operations, Error Detection

KARNATI AMULYA
NAUREEN NAAZ
PULAK MISHRA
PURVI P

# Project Objective and FIFO Overview



# **Objectives:**

To design a synchronous FIFO queue with:

- Push/Pop operations
- Overflow/Underflow error detection
- Status flag management (full, empty)



# FIFO (First-In First-Out):

- A type of queue where data exits in the order it was entered.
- Widely used in buffering, streaming, and inter-module communication





### **Modules Used:**

- fifo\_mem: memory array
- write\_ptr, read\_ptr: pointers for tracking position
- fifo\_count: keeps track of number of stored items



## **Status Flags:**

- full: high when FIFO is full
- empty: high when FIFO is empty



# **Control Signals:**

- push for writing
- pop for reading



### **Error Flags:**

- overflow\_error: raised if push attempted when full
- underflow\_error: raised if pop attempted when empty

# RTL FIFO Design



# . . . .

# VERILOG CODE HIGHLIGHTS:

MEMORY DECLARATION

PUSH LOGIC

**POP LOGIC** 

STATUS FLAG LOGIC

```
reg [7:0] fifo_mem [0:FIFO_DEPTH-1];
```

```
always @(posedge clk or posedge rst) begin
    if (rst) begin
        write_ptr <= 0;
    overflow_error <= 0;
end else if (push) begin
        if (full) begin
            overflow_error <= 1;
end else begin
            fifo_mem[write_ptr] <= data_in;
            write_ptr <= write_ptr + 1;
            overflow_error <= 0;
        end
end</pre>
```

```
always @(posedge clk or posedge rst) begin
    if (rst) begin
        read_ptr <= 0;
    underflow_error <= 0;
    data_out <= 0;
end else if (pop) begin
        if (empty) begin
            underflow_error <= 1;
end else begin
            data_out <= fifo_mem[read_ptr];
            read_ptr <= read_ptr + 1;
            underflow_error <= 0;
        end
end</pre>
```

```
full = (fifo_count == FIFO_DEPTH);
empty = (fifo_count == 0);
```

# TESTBENCH

# **Clock and Reset Generation**

```
initial clk = 0;
always #5 clk = ~clk;
```

- Clock is generated with a period of 10 ns.
- Reset initializes all the FIFO registers and pointers.

### **Push Task**

```
task do_push(input [7:0] value);
    begin
        @(posedge clk);
        push <= 1;
        data_in <= value;
        @(posedge clk);
        push <= 0;
    end
endtask</pre>
```

- Simplifies the testbench by allowing you to call do\_push(value) to insert a byte into the FIFO.
- Push operation is synchronized to the clock edges.

# Pop Task

```
task do_pop;
    begin
        @(posedge clk);
        pop <= 1;
        @(posedge clk);
        pop <= 0;
        end
endtask</pre>
```

 Reads data from the FIFO one clock cycle at a time.

# **SIMULATION:**





# **APPLICATIONS**

- 1. Data Buffers in
- **Communication Systems**
- 2. DMA (Direct Memory
- Access) Controllers
- 3. Processor Pipelining
- 4. Real-Time Data Logging
- 5. Audio/Video Streaming
- 6.Asynchronous Clock Domain
- Crossing (CDC